AMD Confidential
User Manual November 21
st
, 2008
Appendix A 251
xtrlogfile <filename.log>
Sets name of the log file where XTR
messages should be logged. This is
optional and if not used the log is directed
to the simulators log.
Displays the status of XTR playback
1 simnow> xtrsvc.usage
Enables (1) or Disables (0) XTR Record.
All other values are invalid.
Sets the XTR-XML file for XTR Record.
Sets number of bits for memory address
bits to scan. n= 16, 32 or 48. Default is 32.
Displays the status of XTR Record.
A.7.29 ATI SB400/SB600/SB700
1 simnow> sb600.usage
Enables (1) or disables (0) HyperTransport interrupts.
Returns „enabled‟ if HyperTransport interrupts are
enabled; otherwise it returns „disabled‟.
Enables (1) or disables (0) IO logging.
Returns „enabled‟ if IO Logging is enabled; otherwise it
returns „disabled‟.
Enables (1) or disables (0) IO logging.
Returns „enabled‟ if Memory Logging is enabled;
otherwise it returns „disabled‟.
Enables (1) or disables (0) IO logging.
Returns „enabled‟ if SMI SCI Logging is enabled;
otherwise it returns „disabled‟.
Displays the binary revision of the RD790 model.
SetPciIrqMap {BasePciIrq(0-3)}
{ChipPciIrq(0-7)}
Depending on platform configuration, it maps base
PCIIRQ#A/B/C/D (0-3) from PCI bridge to ATI chip
internal PCIIRQ#A/B/C/D/E/F/G/H (0-7).
GetPciIrqMap {BasePciIrq(0-3)}
Returns the ATI chip internal
PCIIRQ#A/B/C/D/E/F/G/H (0-7) which the specific
base PCIIRQ#A/B/C/D(0-3) is mapped to.
Returns the total number of chip internal PCIIRQs.
A.7.30 ATI RS480
1 simnow> rs780.usage